The SPARC T3
microprocessor
A microprocessor is a computer processor where the data processing logic and control is included on a single integrated circuit, or a small number of integrated circuits. The microprocessor contains the arithmetic, logic, and control circu ...
(previously known as UltraSPARC T3, codenamed ''Rainbow Falls'', and also known as UltraSPARC KT or ''Niagara-3'' during development) is a
multithreading,
multi-core CPU
A central processing unit (CPU), also called a central processor, main processor or just processor, is the electronic circuitry that executes instructions comprising a computer program. The CPU performs basic arithmetic, logic, controlling, and ...
produced by
Oracle Corporation
Oracle Corporation is an American multinational computer technology corporation headquartered in Austin, Texas. In 2020, Oracle was the third-largest software company in the world by revenue and market capitalization. The company sells da ...
(previously
Sun Microsystems
Sun Microsystems, Inc. (Sun for short) was an American technology company that sold computers, computer components, software, and information technology services and created the Java programming language, the Solaris operating system, ZFS, ...
).
[Oracle Unveils SPARC T3 Processor and SPARC T3 Systems](_blank)
/ref> Officially launched on 20 September 2010, it is a member of the SPARC family, and the successor to the UltraSPARC T2.
Performance
Overall single socket and multi-socket throughput increased with the T3 processor in systems, providing superior throughput with half the CPU socket requirements to its predecessor.
The throughput (SPEC CINT2006 rate) increased in single a socket T3-1 platform in comparison to its predecessor T2+ processor in a dual-socket T5240 platform.
Under simulated web serving workloads, dual-socket based SPARC T3 systems benchmarked better performance than quad-socket (previous generation) UltraSPARC T2+ systems (as well as competing dual and quad socket contemporary systems).
History
Online IT publication ''The Register
''The Register'' is a British technology news website co-founded in 1994 by Mike Magee, John Lettice and Ross Alderson. The online newspaper's masthead sublogo is "''Biting the hand that feeds IT''." Their primary focus is information tech ...
'' incorrectly reported in June 2008 that the microprocessor would have 16 cores, each with 16 threads. In September 2009 they published a roadmap that instead showed 8 threads per core. During the Hot Chips 21 conference Sun revealed the chip has a total of 16 cores and 128 threads. According to the ISSCC 2010 presentation:
"A 16-core SPARC SoC processor enables up to 512 threads in a 4-way glueless system to
maximize throughput. The 6MB L2 cache of 461GB/s and the 308-pin SerDes I/O of 2.4Tb/s
support the required bandwidth. Six clock and four voltage domains, as well as power
management and circuit techniques, optimize performance, power, variability and yield trade-offs
across the 377mm2 die."
Support for the UltraSPARC T3 was confirmed on July 16, 2010 when the ARCBot under Twitter noted unpublished PSARC/2010/274 which revealed a new "-xtarget value for UltraSPARC T3" being included in OpenSolaris
OpenSolaris () is a discontinued open-source computer operating system based on Solaris and created by Sun Microsystems. It was also, perhaps confusingly, the name of a project initiated by Sun to build a developer and user community around t ...
.
During Oracle OpenWorld in San Francisco on September 20, 2010, the processor was officially launched as the "SPARC T3" (dropping the "Ultra" prefix in its name), accompanied by new systems and new reported benchmarks claiming world-record performance. Varied real-world application benchmarks were released with full system disclosures. Internationally recognized SPEC benchmarks were also released with full system disclosures.
Oracle disclosed that SPARC T3 was built with a 40 nm process.[
]
Features
SPARC T3 features include:
* 8 or 16 CPU cores
* 8 hardware threads per core
* 6 MB Level 2 cache
* 2 embedded coherency controllers
* 6 coherence
Coherence, coherency, or coherent may refer to the following:
Physics
* Coherence (physics), an ideal property of waves that enables stationary (i.e. temporally and spatially constant) interference
* Coherence (units of measurement), a deriv ...
links
* 14 unidirectional lanes per coherence link
* SMP
SMP may refer to:
Organisations
* Scale Model Products, 1950s, acquired by Aluminum Model Toys
* School Mathematics Project, UK developer of mathematics textbooks
* '' Sekolah Menengah Pertama'', "junior high school" in Indonesia
* Shanghai Mun ...
to 4 sockets without glue circuitry
* 4 DDR3 SDRAM memory channels
* Embedded PCI Express
PCI Express (Peripheral Component Interconnect Express), officially abbreviated as PCIe or PCI-e, is a high-speed serial computer expansion bus standard, designed to replace the older PCI, PCI-X and AGP bus standards. It is the common m ...
I/O interfaces
* Security co-processor on each core. Supports DES, 3DES, AES, RC4, SHA-1, SHA-256/384/512, Kasumi, Galois Field, MD5, RSA with up to 2048 key, ECC, CRC.
* Hardware random number generator
* 2 embedded 1GigE/10GigE
10 Gigabit Ethernet (10GE, 10GbE, or 10 GigE) is a group of computer networking technologies for transmitting Ethernet frames at a rate of 10 gigabits per second. It was first defined by the IEEE 802.3ae-2002 standard. Unlike previous E ...
interfaces
* 2.4 Tbit/s aggregate throughput per socket
Systems
With the release of the SPARC T3 chip, the new brand of Oracle SPARC T-series servers was introduced to the market, effectively replacing CMT ( UltraSPARC T2/T2 Plus) machines from the previous SPARC Enterprise product line. Fewer physical products from the former server line were refreshed with the T3 chip, reducing the total number of servers respectively to four:
* One Socket ''SPARC T3-1'' 2U Rack Server
* One Socket ''SPARC T3-1B'' Blade Server
* Two Socket ''SPARC T3-2'' Server
* Four Socket ''SPARC T3-4'' Server [SPARC T3-4 , Consolidation and Virtualization , Oracle](_blank)
/ref>
Virtualization
Like the prior T1, T2, and T2+ processors, the T3 supports Hyper-Privileged execution mode. The T3 supports up to 128 Oracle VM Server for SPARC domains (a feature formerly known as ''Logical Domains'').
Performance improvement versus T2 and T2+
The SPARC T3 processor is effectively two T2+ processors on a single die. The T3 has:
* Double the cores (16) of a T2 or T2+
* Double the 10Gig Ethernet ports (2) over a T2+
* Double the crypto accelerator cores (16) over a T2 or T2+
* Crypto engines support more algorithms than the T2 or T2+ including: DES, Triple DES, AES
AES may refer to:
Businesses and organizations Companies
* AES Corporation, an American electricity company
* AES Data, former owner of Daisy Systems Holland
* AES Eletropaulo, a former Brazilian electricity company
* AES Andes, formerly AES Gener ...
, RC4, SHA-1, SHA256/384/512, Kasumi, Galois Field, MD5, RSA to 2048 key, ECC, CRC32[
* Over 1.9x Cryptography Performance Throughput Increase]
* Faster DDR3 RAM interface over the T2 or T2+ DDR2 interface
* Double the throughput[SPARC T3-1 , Web Infrastructure Server , Oracle](_blank)
/ref>
* Double the memory capacity
* Quadruple the I/O throughput
* Two PCIe 2.0 eight lane interfaces vs one PCIe former generation eight lane interface
See also
* UltraSPARC T1 – The predecessor to T2, also Sun's first chip-multithreaded CPU
* SPARC T4
References
{{DEFAULTSORT:SPARC T3
Oracle microprocessors
Ultrasparc T3
The UltraSPARC is a microprocessor developed by Sun Microsystems and fabricated by Texas Instruments, introduced in mid-1995. It is the first microprocessor from Sun to implement the 64-bit SPARC V9 instruction set architecture (ISA). Marc Trembl ...
SPARC microprocessors
64-bit microprocessors